鼻炎不能吃什么食物| 富态是什么意思| 豆腐不能和什么一起吃| 梦见别人盖房子是什么预兆| 男人胡子长得快是什么原因| 母亲节送妈妈什么好| mc是什么| 蟑螂喜欢吃什么东西| 吃什么补精子快| 秽是什么意思| 蜗牛吃什么| 自行是什么意思| 胃食管反流有什么症状| 12月3日什么星座| 双胞胎是什么意思| 利可君片是治什么病| 舌头短是什么原因| 有妇之夫是什么意思| 干燥症是什么原因引起的| 月经期间应该吃什么食物比较好| 生化常规主要是检查什么的| 葡萄糖偏高是什么意思| 家里为什么会进蝙蝠| 微醺什么意思| 属鸡今年要注意什么| 汉字五行属什么| 黄金发红是什么原因| 宝子是什么意思| 口苦口干吃什么药| 睡醒嘴苦是什么原因| 碳酸钙俗称什么| 暂时无法接通是什么意思| 用膳是什么意思| 喝雄黄酒是什么节日| 透析是什么原理| 梦到亲人死了是什么征兆| 吉数是什么数字| 屈打成招是什么意思| 大学硕士点是什么意思| 月经腰疼是什么原因引起的| 钧字五行属什么| 蒲公英和玫瑰花一起泡有什么功效| usim卡是什么卡| 亚硝酸盐阴性是什么意思| 蚊子的幼虫叫什么| 吃槟榔有什么危害| 查尿常规挂什么科| 阴阳两虚吃什么食物| 小三是什么意思| 七九年属什么生肖| 一建什么时候报名| 夏季吃桃子有什么好处| 6代表什么意思| 正方形纸能折什么| 什么是全日制本科| 外人是什么意思| 酸麻胀痛痒各代表什么| 白醋有什么作用| 身上瘙痒是什么原因| 做梦梦到自己拉屎是什么意思| pd是什么病| aug是什么意思| 什么水果含钾高| 鼻腔干燥是什么原因| 膀胱炎尿道炎吃什么药| 拜土地公时要念什么好| 水瓶男和什么星座最配| 梦到自己孩子死了是什么征兆| 什么是十字花科蔬菜| 大林木是什么生肖| 封闭针是什么| 什么时候夏至| 疤痕憩室是什么意思| 十二月二号是什么星座| 八一建军节是什么节日| 1969年属什么| 提篮子是什么意思| 艾滋通过什么途径传播| 心慌心闷是什么原因| 牛肉不能和什么食物一起吃| 眼睛为什么会得结膜炎| 为什么蚊子不咬我| 很黄很暴力是什么意思| 胸闷气短可能是什么病| 女性尿路感染是什么原因造成的| 苗字五行属什么| 奥美拉唑是治什么病的| 二甲苯是什么东西| 核磁共振检查什么| 血压200意味着什么| 什么品种荔枝最好吃| husky是什么牌子| 技压群雄的意思是什么| 对象是什么意思| 胳膊上的花是打了什么疫苗| 师长是什么意思| 突然胃疼是什么原因| 军校毕业是什么军衔| 山楂干泡水喝有什么功效| 为什么穿堂风最伤人| 骸骨是什么意思| 血尿酸偏高是什么原因| 吃什么不会胖| 靶向是什么意思| 盆腔积液是什么原因| 空腹喝啤酒有什么危害| 桑葚干和什么搭配泡水| 梦见建房子是什么预兆| 织锦缎是什么面料| 图灵是什么意思| 什么的迎春花| 梦女是什么意思| 珩字五行属什么| 学分是什么| 盗墓笔记它到底是什么| 降火祛痘喝什么茶| 栀子花什么时候开| 嗝屁是什么意思| 2月25日什么星座| 什么地赞叹| 遗传物质的载体是什么| 低压高吃什么药| 火彩是什么| 天为什么会下雨| 氯硝西泮片是什么药| 小分子肽有什么作用| loho眼镜属于什么档次| 吃什么增强抵抗力| 阳气是什么| 妤读什么| 什么是生理期| 米字五行属什么| 小狗拉稀 吃什么药| 燕窝是什么做成的| 男士适合戴什么手串| wear是什么意思| 人造革是什么材质| 鸭子喜欢吃什么食物| 血糖高是什么原因造成的| 百衲衣是什么意思| 龙须菜是什么菜| 肝肾亏虚吃什么中成药| fazeya是什么牌子| 西梅什么时候上市| 县人武部政委什么级别| 咽炎吃什么好| 小棉袄是什么意思| 6.27什么星座| 干眼症什么症状| 肚脐右边疼是什么原因| 眼睛流泪是什么原因| 非礼什么意思| 肤色暗黄适合穿什么颜色的衣服| 二黑是什么意思| 79是什么意思| 蚕豆病是什么病有什么症状| 纣王姓什么| 人中有痣代表什么| 抑郁症什么症状表现| 头疼按什么穴位| 社区医院属于什么级别| 生茶和熟茶有什么区别| 吃喝拉撒是什么意思| 日金念什么| 单核细胞百分比偏高什么原因| 消石灰是什么| 什么是心肌缺血| 指纹不清晰是什么原因| 什么生肖最旺鸡| 臭宝是什么意思| 何妨是什么意思| 放电是什么意思| 西红柿和什么榨汁减肥| 喝苹果醋有什么好处| 碳水化合物指的是什么| 情结是什么意思| 中筛是检查什么项目| 北极熊代表什么生肖| 0101是什么意思| 吃什么补雌激素最快| 这个字念什么| 脾切除对身体有什么影响| 健康查体是什么意思| 图灵测试是什么| 1973年属什么生肖| 贾蓉和王熙凤是什么关系| vp16是什么药| 梦见佛祖是什么意思| 眼疲劳用什么眼药水| 疝气有什么症状| fabric是什么面料| 为什么人会得抑郁症| 脾胃虚弱吃什么好| 胆囊息肉是什么| 有什么书| 白天咳嗽晚上不咳嗽是什么原因| 太平间是什么意思| 用什么能把牙齿洗白| 天蝎座和什么星座最不配| 什么东西可以去口臭呀| hib疫苗是什么意思| 小产吃什么好恢复营养| 胃火吃什么食物好| 八月出生的是什么星座| 希尔福是什么药| 鱼腥草泡水喝有什么功效| 拉比是什么意思| 5月25是什么星座| 血糖高适合吃什么| 多吃黑豆有什么好处| 特应性皮炎用什么药膏| 一喝牛奶就拉肚子是什么原因| 耳朵痒痒用什么药| 晕车药什么时候吃最好| 最贵的烟是什么牌子| 捆绑是什么意思| 是谁送你来到我身边是什么歌| 尿常规能查出什么病| 有腿毛的男人说明什么| 左侧附件区囊性回声是什么意思| 舌尖长溃疡是什么原因| 八嘎呀路是什么意思| 什么颜色加什么颜色等于白色| hisense什么牌子| 多囊卵巢综合症吃什么药| 梦见一坨屎是什么意思| 什么是飞蚊症| 孙权孙策什么关系| 三宝是什么意思| 尿酸高尿液是什么颜色| 腿没有劲是什么原因| 褐色是什么颜色| 耳鸣什么原因引起| 姨妈少是什么原因怎么办| 为什么早上起来眼睛肿| 中子是什么| 吃地瓜叶有什么好处和坏处| 回奶吃什么药| 抽血化验能查出什么| 燃面为什么叫燃面| 肾阳虚吃什么药好| lmy是什么意思| guess什么牌子| 梦见抓了好多鱼是什么意思| 手老是出汗是什么原因| 防晒衣什么材质最防晒| 孕妇肠胃炎能吃什么药| 人参归脾丸适合什么人吃| 苦丁茶有什么功效| 霍家为什么娶郭晶晶| 肚子下面是什么部位| 绿是什么| 死库水是什么| 素质教育是什么| 福星贵人是什么意思| 脑血流图能检查出什么| 货值是什么意思| 股票缺口是什么意思| 12.8是什么星座| 西米是什么| 梦见孕妇是什么预兆| 勇者胜的上半句是什么| 肛门塞什么东西最舒服| 皮肤角质化用什么药膏| 百度Jump to content

“堵城”排行榜青岛降至第25位 下午5时最拥堵

From Wikipedia, the free encyclopedia
(Redirected from Instruction set)
百度 作为全球新能源500强企业和全球新能源竞争力100强第18位企业,易事特集团紧跟国家光伏精准扶贫产业的利好政策,结合各地实际情况,积极投身光伏扶贫事业。

In computer science, an instruction set architecture (ISA) is an abstract model that generally defines how software controls the CPU in a computer or a family of computers.[1] A device or program that executes instructions described by that ISA, such as a central processing unit (CPU), is called an implementation of that ISA.

In general, an ISA defines the supported instructions, data types, registers, the hardware support for managing main memory,[clarification needed] fundamental features (such as the memory consistency, addressing modes, virtual memory), and the input/output model of implementations of the ISA.

An ISA specifies the behavior of machine code running on implementations of that ISA in a fashion that does not depend on the characteristics of that implementation, providing binary compatibility between implementations. This enables multiple implementations of an ISA that differ in characteristics such as performance, physical size, and monetary cost (among other things), but that are capable of running the same machine code, so that a lower-performance, lower-cost machine can be replaced with a higher-cost, higher-performance machine without having to replace software. It also enables the evolution of the microarchitectures of the implementations of that ISA, so that a newer, higher-performance implementation of an ISA can run software that runs on previous generations of implementations.

If an operating system maintains a standard and compatible application binary interface (ABI) for a particular ISA, machine code will run on future implementations of that ISA and operating system. However, if an ISA supports running multiple operating systems, it does not guarantee that machine code for one operating system will run on another operating system, unless the first operating system supports running machine code built for the other operating system.

An ISA can be extended by adding instructions or other capabilities, or adding support for larger addresses and data values; an implementation of the extended ISA will still be able to execute machine code for versions of the ISA without those extensions. Machine code using those extensions will only run on implementations that support those extensions.

The binary compatibility that they provide makes ISAs one of the most fundamental abstractions in computing.

Overview

[edit]

An instruction set architecture is distinguished from a microarchitecture, which is the set of processor design techniques used, in a particular processor, to implement the instruction set. Processors with different microarchitectures can share a common instruction set. For example, the Intel Pentium and the AMD Athlon implement nearly identical versions of the x86 instruction set, but they have radically different internal designs.

The concept of an architecture, distinct from the design of a specific machine, was developed by Fred Brooks at IBM during the design phase of System/360.

Prior to NPL [System/360], the company's computer designers had been free to honor cost objectives not only by selecting technologies but also by fashioning functional and architectural refinements. The SPREAD compatibility objective, in contrast, postulated a single architecture for a series of five processors spanning a wide range of cost and performance. None of the five engineering design teams could count on being able to bring about adjustments in architectural specifications as a way of easing difficulties in achieving cost and performance objectives.[2]:?p.137?

Some virtual machines that support bytecode as their ISA such as Smalltalk, the Java virtual machine, and Microsoft's Common Language Runtime, implement this by translating the bytecode for commonly used code paths into native machine code. In addition, these virtual machines execute less frequently used code paths by interpretation (see: Just-in-time compilation). Transmeta implemented the x86 instruction set atop very long instruction word (VLIW) processors in this fashion.

Classification of ISAs

[edit]

An ISA may be classified in a number of different ways. A common classification is by architectural complexity. A complex instruction set computer (CISC) has many specialized instructions, some of which may only be rarely used in practical programs. A reduced instruction set computer (RISC) simplifies the processor by efficiently implementing only the instructions that are frequently used in programs, while the less common operations are implemented as subroutines, having their resulting additional processor execution time offset by infrequent use.[3]

Other types include VLIW architectures, and the closely related long instruction word (LIW)[citation needed] and explicitly parallel instruction computing (EPIC) architectures. These architectures seek to exploit instruction-level parallelism with less hardware than RISC and CISC by making the compiler responsible for instruction issue and scheduling.[4]

Architectures with even less complexity have been studied, such as the minimal instruction set computer (MISC) and one-instruction set computer (OISC). These are theoretically important types, but have not been commercialized.[5][6]

Instructions

[edit]

Machine language is built up from discrete statements or instructions. On the processing architecture, a given instruction may specify:

  • opcode (the instruction to be performed) e.g. add, copy, test
  • any explicit operands:
registers
literal/constant values
addressing modes used to access memory

More complex operations are built up by combining these simple instructions, which are executed sequentially, or as otherwise directed by control flow instructions.

Instruction types

[edit]

Examples of operations common to many instruction sets include:

Data handling and memory operations

[edit]
  • Set a register to a fixed constant value.
  • Copy data from a memory location or a register to a memory location or a register (a machine instruction is often called move; however, the term is misleading). They are used to store the contents of a register, the contents of another memory location or the result of a computation, or to retrieve stored data to perform a computation on it later. They are often called load or store operations.
  • Read or write data from hardware devices.

Arithmetic and logic operations

[edit]
  • Add, subtract, multiply, or divide the values of two registers, placing the result in a register, possibly setting one or more condition codes in a status register.[7]
    • increment, decrement in some ISAs, saving operand fetch in trivial cases.
  • Perform bitwise operations, e.g., taking the conjunction and disjunction of corresponding bits in a pair of registers, taking the negation of each bit in a register.
  • Compare two values in registers (for example, to see if one is less, or if they are equal).
  • Floating-point instructions for arithmetic on floating-point numbers.[7]

Control flow operations

[edit]
  • Branch to another location in the program and execute instructions there.
  • Conditionally branch to another location if a certain condition holds.
  • Indirectly branch to another location.
  • Skip one of more instructions, depending on conditions
  • Trap Explicitly cause an interrupt, either conditionally or unconditionally.
  • Call another block of code, while saving, e.g., the location of the next instruction, as a point to return to.

Coprocessor instructions

[edit]
  • Load/store data to and from a coprocessor or exchanging with CPU registers.
  • Perform coprocessor operations.

Complex instructions

[edit]

Processors may include "complex" instructions in their instruction set. A single "complex" instruction does something that may take many instructions on other computers. Such instructions are typified by instructions that take multiple steps, control multiple functional units, or otherwise appear on a larger scale than the bulk of simple instructions implemented by the given processor. Some examples of "complex" instructions include:

Complex instructions are more common in CISC instruction sets than in RISC instruction sets, but RISC instruction sets may include them as well. RISC instruction sets generally do not include ALU operations with memory operands, or instructions to move large blocks of memory, but most RISC instruction sets include SIMD or vector instructions that perform the same arithmetic operation on multiple pieces of data at the same time. SIMD instructions have the ability of manipulating large vectors and matrices in minimal time. SIMD instructions allow easy parallelization of algorithms commonly involved in sound, image, and video processing. Various SIMD implementations have been brought to market under trade names such as MMX, 3DNow!, and AltiVec.

Instruction encoding

[edit]
One instruction may have several fields, which identify the logical operation, and may also include source and destination addresses and constant values. This is the MIPS "Add Immediate" instruction, which allows selection of source and destination registers and inclusion of a small constant.

On traditional architectures, an instruction includes an opcode that specifies the operation to perform, such as add contents of memory to register—and zero or more operand specifiers, which may specify registers, memory locations, or literal data. The operand specifiers may have addressing modes determining their meaning or may be in fixed fields. In very long instruction word (VLIW) architectures, which include many microcode architectures, multiple simultaneous opcodes and operands are specified in a single instruction.

Some exotic instruction sets do not have an opcode field, such as transport triggered architectures (TTA), only operand(s).

Most stack machines have "0-operand" instruction sets in which arithmetic and logical operations lack any operand specifier fields; only instructions that push operands onto the evaluation stack or that pop operands from the stack into variables have operand specifiers. The instruction set carries out most ALU actions with postfix (reverse Polish notation) operations that work only on the expression stack, not on data registers or arbitrary main memory cells. This can be very convenient for compiling high-level languages, because most arithmetic expressions can be easily translated into postfix notation.[8]

Conditional instructions often have a predicate field—a few bits that encode the specific condition to cause an operation to be performed rather than not performed. For example, a conditional branch instruction will transfer control if the condition is true, so that execution proceeds to a different part of the program, and not transfer control if the condition is false, so that execution continues sequentially. Some instruction sets also have conditional moves, so that the move will be executed, and the data stored in the target location, if the condition is true, and not executed, and the target location not modified, if the condition is false. Similarly, IBM z/Architecture has a conditional store instruction. A few instruction sets include a predicate field in every instruction. Having predicates for non-branch instructions is called predication.

Number of operands

[edit]

Instruction sets may be categorized by the maximum number of operands explicitly specified in instructions.

(In the examples that follow, a, b, and c are (direct or calculated) addresses referring to memory cells, while reg1 and so on refer to machine registers.)

C = A+B
  • 0-operand (zero-address machines), so called stack machines: All arithmetic operations take place using the top one or two positions on the stack:[9] push a, push b, add, pop c.
    • C = A+B needs four instructions.[10] For stack machines, the terms "0-operand" and "zero-address" apply to arithmetic instructions, but not to all instructions, as 1-operand push and pop instructions are used to access memory.
  • 1-operand (one-address machines), so called accumulator machines, include early computers and many small microcontrollers: most instructions specify a single right operand (that is, constant, a register, or a memory location), with the implicit accumulator as the left operand (and the destination if there is one): load a, add b, store c.
    • C = A+B needs three instructions.[10]
  • 2-operand — many CISC and RISC machines fall under this category:
    • CISC — move A to C; then add B to C.
      • C = A+B needs two instructions. This effectively 'stores' the result without an explicit store instruction.
    • CISC — Often machines are limited to one memory operand per instruction: load a,reg1; add b,reg1; store reg1,c; This requires a load/store pair for any memory movement regardless of whether the add result is an augmentation stored to a different place, as in C = A+B, or the same memory location: A = A+B.
      • C = A+B needs three instructions.
    • RISC — Requiring explicit memory loads, the instructions would be: load a,reg1; load b,reg2; add reg1,reg2; store reg2,c.
      • C = A+B needs four instructions.
  • 3-operand, allowing better reuse of data:[11]
    • CISC — It becomes either a single instruction: add a,b,c
      • C = A+B needs one instruction.
    • CISC — Or, on machines limited to two memory operands per instruction, move a,reg1; add reg1,b,c;
      • C = A+B needs two instructions.
    • RISC — arithmetic instructions use registers only, so explicit 2-operand load/store instructions are needed: load a,reg1; load b,reg2; add reg1+reg2->reg3; store reg3,c;
      • C = A+B needs four instructions.
      • Unlike 2-operand or 1-operand, this leaves all three values a, b, and c in registers available for further reuse.[11]
  • more operands—some CISC machines permit a variety of addressing modes that allow more than 3 operands (registers or memory accesses), such as the VAX "POLY" polynomial evaluation instruction.

Due to the large number of bits needed to encode the three registers of a 3-operand instruction, RISC architectures that have 16-bit instructions are invariably 2-operand designs, such as the Atmel AVR, TI MSP430, and some versions of ARM Thumb. RISC architectures that have 32-bit instructions are usually 3-operand designs, such as the ARM, AVR32, MIPS, Power ISA, and SPARC architectures.

Each instruction specifies some number of operands (registers, memory locations, or immediate values) explicitly. Some instructions give one or both operands implicitly, such as by being stored on top of the stack or in an implicit register. If some of the operands are given implicitly, fewer operands need be specified in the instruction. When a "destination operand" explicitly specifies the destination, an additional operand must be supplied. Consequently, the number of operands encoded in an instruction may differ from the mathematically necessary number of arguments for a logical or arithmetic operation (the arity). Operands are either encoded in the "opcode" representation of the instruction, or else are given as values or addresses following the opcode.

Register pressure

[edit]

Register pressure measures the availability of free registers at any point in time during the program execution. Register pressure is high when a large number of the available registers are in use; thus, the higher the register pressure, the more often the register contents must be spilled into memory. Increasing the number of registers in an architecture decreases register pressure but increases the cost.[12]

While embedded instruction sets such as Thumb suffer from extremely high register pressure because they have small register sets, general-purpose RISC ISAs like MIPS and Alpha enjoy low register pressure. CISC ISAs like x86-64 offer low register pressure despite having smaller register sets. This is due to the many addressing modes and optimizations (such as sub-register addressing, memory operands in ALU instructions, absolute addressing, PC-relative addressing, and register-to-register spills) that CISC ISAs offer.[13]

Instruction length

[edit]

The size or length of an instruction varies widely, from as little as four bits in some microcontrollers to many hundreds of bits in some VLIW systems. Processors used in personal computers, mainframes, and supercomputers have minimum instruction sizes between 8 and 64 bits. The longest possible instruction on x86 is 15 bytes (120 bits).[14] Within an instruction set, different instructions may have different lengths. In some architectures, notably most reduced instruction set computers (RISC), instructions are a fixed length, typically corresponding with that architecture's word size. In other architectures, instructions have variable length, typically integral multiples of a byte or a halfword. Some, such as the ARM with Thumb-extension have mixed variable encoding, that is two fixed, usually 32-bit and 16-bit encodings, where instructions cannot be mixed freely but must be switched between on a branch (or exception boundary in ARMv8).

Fixed-length instructions are less complicated to handle than variable-length instructions for several reasons (not having to check whether an instruction straddles a cache line or virtual memory page boundary,[11] for instance), and are therefore somewhat easier to optimize for speed.

Code density

[edit]

In early 1960s computers, main memory was expensive and very limited, even on mainframes. Minimizing the size of a program to make sure it would fit in the limited memory was often central. Thus the size of the instructions needed to perform a particular task, the code density, was an important characteristic of any instruction set. It remained important on the initially-tiny memories of minicomputers and then microprocessors. Density remains important today, for smartphone applications, applications downloaded into browsers over slow Internet connections, and in ROMs for embedded applications. A more general advantage of increased density is improved effectiveness of caches and instruction prefetch.

Computers with high code density often have complex instructions for procedure entry, parameterized returns, loops, etc. (therefore retroactively named Complex Instruction Set Computers, CISC). However, more typical, or frequent, "CISC" instructions merely combine a basic ALU operation, such as "add", with the access of one or more operands in memory (using addressing modes such as direct, indirect, indexed, etc.). Certain architectures may allow two or three operands (including the result) directly in memory or may be able to perform functions such as automatic pointer increment, etc. Software-implemented instruction sets may have even more complex and powerful instructions.

Reduced instruction-set computers, RISC, were first widely implemented during a period of rapidly growing memory subsystems. They sacrifice code density to simplify implementation circuitry, and try to increase performance via higher clock frequencies and more registers. A single RISC instruction typically performs only a single operation, such as an "add" of registers or a "load" from a memory location into a register. A RISC instruction set normally has a fixed instruction length, whereas a typical CISC instruction set has instructions of widely varying length. However, as RISC computers normally require more and often longer instructions to implement a given task, they inherently make less optimal use of bus bandwidth and cache memories.

Certain embedded RISC ISAs like Thumb and AVR32 typically exhibit very high density owing to a technique called code compression. This technique packs two 16-bit instructions into one 32-bit word, which is then unpacked at the decode stage and executed as two instructions.[15]

Minimal instruction set computers (MISC) are commonly a form of stack machine, where there are few separate instructions (8–32), so that multiple instructions can be fit into a single machine word. These types of cores often take little silicon to implement, so they can be easily realized in an FPGA (field-programmable gate array) or in a multi-core form. The code density of MISC is similar to the code density of RISC; the increased instruction density is offset by requiring more of the primitive instructions to do a task.[16][failed verification]

There has been research into executable compression as a mechanism for improving code density. The mathematics of Kolmogorov complexity describes the challenges and limits of this.

In practice, code density is also dependent on the compiler. Most optimizing compilers have options that control whether to optimize code generation for execution speed or for code density. For instance GCC has the option -Os to optimize for small machine code size, and -O3 to optimize for execution speed at the cost of larger machine code.

Representation

[edit]

The instructions constituting a program are rarely specified using their internal, numeric form (machine code); they may be specified by programmers using an assembly language or, more commonly, may be generated from high-level programming languages by compilers.[17]

Design

[edit]

The design of instruction sets is a complex issue. There were two stages in history for the microprocessor. The first was the CISC (complex instruction set computer), which had many different instructions. In the 1970s, however, places like IBM did research and found that many instructions in the set could be eliminated. The result was the RISC (reduced instruction set computer), an architecture that uses a smaller set of instructions. A simpler instruction set may offer the potential for higher speeds, reduced processor size, and reduced power consumption. However, a more complex set may optimize common operations, improve memory and cache efficiency, or simplify programming.

Some instruction set designers reserve one or more opcodes for some kind of system call or software interrupt. For example, MOS Technology 6502 uses 00H, Zilog Z80 uses the eight codes C7,CF,D7,DF,E7,EF,F7,FFH[18] while Motorola 68000 use codes in the range 4E40H-4E4FH.[19]

Fast virtual machines are much easier to implement if an instruction set meets the Popek and Goldberg virtualization requirements.[clarification needed]

The NOP slide used in immunity-aware programming is much easier to implement if the "unprogrammed" state of the memory is interpreted as a NOP.[dubiousdiscuss]

On systems with multiple processors, non-blocking synchronization algorithms are much easier to implement[citation needed] if the instruction set includes support for something such as "fetch-and-add", "load-link/store-conditional" (LL/SC), or "atomic compare-and-swap".

Instruction set implementation

[edit]

A given instruction set can be implemented in a variety of ways. All ways of implementing a particular instruction set provide the same programming model, and all implementations of that instruction set are able to run the same executables. The various ways of implementing an instruction set give different tradeoffs between cost, performance, power consumption, size, etc.

When designing the microarchitecture of a processor, engineers use blocks of "hard-wired" electronic circuitry (often designed separately) such as adders, multiplexers, counters, registers, ALUs, etc. Some kind of register transfer language is then often used to describe the decoding and sequencing of each instruction of an ISA using this physical microarchitecture. There are two basic ways to build a control unit to implement this description (although many designs use middle ways or compromises):

  1. Some computer designs "hardwire" the complete instruction set decoding and sequencing (just like the rest of the microarchitecture).
  2. Other designs employ microcode routines or tables (or both) to do this, using ROMs or writable RAMs (writable control store), PLAs, or both.

Some microcoded CPU designs with a writable control store use it to allow the instruction set to be changed (for example, the Rekursiv processor and the Imsys Cjip).[20]

CPUs designed for reconfigurable computing may use field-programmable gate arrays (FPGAs).

An ISA can also be emulated in software by an interpreter. Naturally, due to the interpretation overhead, this is slower than directly running programs on the emulated hardware, unless the hardware running the emulator is an order of magnitude faster. Today, it is common practice for vendors of new ISAs or microarchitectures to make software emulators available to software developers before the hardware implementation is ready.

Often the details of the implementation have a strong influence on the particular instructions selected for the instruction set. For example, many implementations of the instruction pipeline only allow a single memory load or memory store per instruction, leading to a load–store architecture (RISC). For another example, some early ways of implementing the instruction pipeline led to a delay slot.

The demands of high-speed digital signal processing have pushed in the opposite direction—forcing instructions to be implemented in a particular way. For example, to perform digital filters fast enough, the MAC instruction in a typical digital signal processor (DSP) must use a kind of Harvard architecture that can fetch an instruction and two data words simultaneously, and it requires a single-cycle multiply–accumulate multiplier.

See also

[edit]

References

[edit]
  1. ^ "GLOSSARY: Instruction Set Architecture (ISA)". arm.com. Archived from the original on 2025-08-05. Retrieved 2025-08-05.
  2. ^ Pugh, Emerson W.; Johnson, Lyle R.; Palmer, John H. (1991). IBM's 360 and Early 370 Systems. MIT Press. ISBN 0-262-16123-0.
  3. ^ Chen, Crystal; Novick, Greg; Shimano, Kirk (December 16, 2006). "RISC Architecture: RISC vs. CISC". cs.stanford.edu. Archived from the original on February 21, 2015. Retrieved February 21, 2015.
  4. ^ Schlansker, Michael S.; Rau, B. Ramakrishna (February 2000). "EPIC: Explicitly Parallel Instruction Computing". Computer. 33 (2): 37–45. doi:10.1109/2.820037.
  5. ^ Shaout, Adnan; Eldos, Taisir (Summer 2003). "On the Classification of Computer Architecture". International Journal of Science and Technology. 14: 3. Retrieved March 2, 2023.
  6. ^ Gilreath, William F.; Laplante, Phillip A. (December 6, 2012). Computer Architecture: A Minimalist Perspective. Springer Science+Business Media. ISBN 978-1-4615-0237-1.
  7. ^ a b Hennessy & Patterson 2003, p. 108.
  8. ^ Durand, Paul. "Instruction Set Architecture (ISA)". Introduction to Computer Science CS 0.
  9. ^ Hennessy & Patterson 2003, p. 92.
  10. ^ a b Hennessy & Patterson 2003, p. 93.
  11. ^ a b c Cocke, John; Markstein, Victoria (January 1990). "The evolution of RISC technology at IBM" (PDF). IBM Journal of Research and Development. 34 (1): 4–11. doi:10.1147/rd.341.0004. Retrieved 2025-08-05.
  12. ^ Page, Daniel (2009). "11. Compilers". A Practical Introduction to Computer Architecture. Springer. p. 464. Bibcode:2009pica.book.....P. ISBN 978-1-84882-255-9.
  13. ^ Venkat, Ashish; Tullsen, Dean M. (2014). Harnessing ISA Diversity: Design of a Heterogeneous-ISA Chip Multiprocessor. 41st Annual International Symposium on Computer Architecture.
  14. ^ "Intel? 64 and IA-32 Architectures Software Developer's Manual". Intel Corporation. Retrieved 5 October 2022.
  15. ^ Weaver, Vincent M.; McKee, Sally A. (2009). Code density concerns for new architectures. IEEE International Conference on Computer Design. CiteSeerX 10.1.1.398.1967. doi:10.1109/ICCD.2009.5413117.
  16. ^ "RISC vs. CISC". cs.stanford.edu. Retrieved 2025-08-05.
  17. ^ Hennessy & Patterson 2003, p. 120.
  18. ^ Ganssle, Jack (February 26, 2001). "Proactive Debugging". embedded.com.
  19. ^ M68000 8-/16-/32-Bit Microprocessors User’s Manual (9 ed.). TRAP: Motorola. 1993. p. 4-188.
  20. ^ "Great Microprocessors of the Past and Present (V 13.4.0)". cpushack.net. Retrieved 2025-08-05.

Further reading

[edit]
[edit]
腹泻期间宜吃什么食物 裙裤适合什么人穿 黄芪和枸杞泡水喝有什么作用 梦见别人盖房子是什么预兆 流清鼻涕吃什么药好
igm是什么 水垢是什么 睡觉多梦是什么原因引起的 舌苔黄厚是什么原因 肾功能不好吃什么药
晚上尿床是什么原因 胸部疼痛是什么原因 骨盆前倾挂什么科 梦见掉了三颗牙齿是什么意思 补钙最好的食物是什么
注意地看的词语是什么 花生吃多了有什么坏处 浆细胞肿瘤是什么病 鹿晗的粉丝名叫什么 1989是什么生肖
副检察长什么级别hcv9jop0ns3r.cn 共情是什么意思hcv9jop0ns3r.cn 六月初六是什么星座hcv7jop6ns4r.cn 眼睛痒流泪是什么原因hcv8jop3ns3r.cn 属马的贵人属相是什么hcv9jop1ns4r.cn
牙齿酸痛什么原因hcv8jop1ns3r.cn 惟字五行属什么hcv8jop7ns5r.cn 骏字五行属什么hcv8jop6ns9r.cn 坯子是什么意思hcv8jop8ns4r.cn 南乳和腐乳有什么区别hkuteam.com
1月16日是什么星座hcv9jop3ns6r.cn 大红袍适合什么季节喝xscnpatent.com 头上的旋有什么说法hcv9jop7ns3r.cn 做完胃镜可以吃什么cj623037.com 什么是醪糟hcv9jop4ns0r.cn
两肺纹理增多什么意思hcv8jop6ns7r.cn 有鳞状细胞是什么意思hcv9jop0ns9r.cn 梦见白萝卜是什么意思hcv9jop3ns7r.cn 冬虫夏草有什么好处hcv9jop4ns7r.cn 郑和下西洋是什么朝代gysmod.com
百度